Close Icon
CareerCircle Logo

CareerCircle

Job Search & More

Search for and find Senior Test and Integration Engineer jobs and Leidos jobs at CareerCircle.com
Leidos jobs, learn more at CareerCircle.com

Senior Test and Integration Engineer

Leidos

Posted Thursday, May 23, 2024

Posting ID: R-00136211

×Not Interested
Save Job
Linthicum Heights, MD
Share:
Facebook iconTwitter iconLinkedin icon
Description

Leidos is currently looking to add a Test and Integration Engineer to a Cyber Security Program near Ft. Meade, MD. This challenging position supports a complex, mission-critical Program. The successful candidate will perform the installation, integration, and test of operational equipment/software to verify compliance with the system design, requirements, and standards. Perform in-depth security verification testing of cryptographic product designs and equipment.

CLEARANCE REQUIRED: Active TS/SCI w/ Polygraph.

Primary Responsibilities
  • Prepare interactive Very High Speed Integrated Circuit (VHSIC) Hardware Description Language (VHDL) test benches.
  • Write test scripts using C" and Tcl/TK" code languages.
  • Conduct functional verification and testing of new ASIC designs prior to fabrication using Field Programmable Gate Arrays (FPGA) to emulate the chips.
  • (U//FOUO) Write custom interfaces between Commercial off the Shelf (COTS) software and Mentor Graphics products.
  • Use advanced verification methodologies using industry standard UVM (Unified Verification Methodology).
  • Perform functional testing on variants, prototype devices and production versions of ASIC chip designs following production.
  • Design in-depth security verification tests
Basic Qualifications
  • Active TS/SCI w/ Polygraph
  • Ten (10+) years of IA hardware testing and integration development experience and an Engineering or Computer Science Bachelor's degree. An additional four (4) years of experience may be substituted for the education requirement.
  • Ten (10+) years of experience in the following applicable programming languages: Java, Python, C/C++, RISC Assembly, Bash, Tcl/TK, and Verilog.
  • Ten (10+) years of experience with GitLab, FPGA design, Xilinx's Vivado, Microblaze Design Suite, and Partial Reconfiguration.
Original Posting Date:
2024-05-22
While subject to change based on business needs, Leidos reasonably anticipates that this job requisition will remain open for at least 3 days with an anticipated close date of no earlier than 3 days after the original posting date as listed above.

Pay Range:
Pay Range $122,200.00 - $220,900.00

The Leidos pay range for this job level is a general guideline only and not a guarantee of compensation or salary. Additional factors considered in extending an offer include (but are not limited to) responsibilities of the job, education, experience, knowledge, skills, and abilities, as well as internal equity, alignment with market data, applicable bargaining agreement (if any), or other law.
The company is an equal opportunity employer and will consider all applications without regards to race, sex, age, color, religion, national origin, veteran status, disability, sexual orientation, gender identity, genetic information or any characteristic protected by law.
Tag icon for On-SiteOn-Site

Blog